Subversion Repositories MB01 Project

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
1 - 1
OrCAD LOGIC COMPILER  v2.01 N 12/09/94  (Source file .\PLD\#0056PAL.PLD)
2
 
3
  1  ||	FILE:	#0056.PLD
4
  2  ||	PROJ:	20120401
5
  3  ||	PART:	G26CV12-#0056
6
  4  ||
7
  5  ||	DEV :	PALCE26V12
8
  6  ||
9
  7  || 	DESC:	DECODER SCHEDE RAM 4Mb
10
  8  ||
11
  9  |
12
 10  |P26V12
13
 11  |
14
 12  || INPUT
15
 13  |  1:A19, 2:A20, 3:A21, 4:A22, 5:A23, 6:PHI0, 8:RW, 9:ME, 10:PHI2,
16
 14  | 11:FE, 12:S0, 13:S1, 14:MW0, 28:LST,
17
 15  || OUTPUT
18
 16  |  15:CS0, 16:CS1, 17:CS2, 18:CS3, 19:RD, 20:WR, 22:G,
19
 17  |  23:CS4, 24:CS5, 25:CS6, 26:CS7, 27:CSF
20
 18  |
21
 19  | ACTIVE-LOW: CS0, CS1, CS2, CS3, CS4, CS5, CS6, CS7, RD, WR, G, CSF
22
 20  |
23
 21  |
24
 22  | SIGNATURE: "0056    "
25
 23  |
26
 24  ||
27
 25  || --------------------------------------------------------
28
 26  || S0, S1 -> SELEZIONE BLOCCO
29
 27  || /MW0   -> QUALIFICA WRITE CON PHI0
30
 28  || /FE    -> ABILITA FLASH F00000 - F7FFFF (512K)
31
 29  || /ME    -> ABILITA RAM
32
 30  || LST    -> ABILITA SLOT (CSF) PER FLASH
33
 31  || --------------------------------------------------------
34
 32  ||
35
 33  || BLOCCHI SELEZIONE RAM 4MB
36
 34  || BLK0 -> 000000 - 3FFFFF (S0 = 0, S1 = 0)
37
 35  |  BLK0 = (A23' & A22' & S1' & S0' & ME' & FE)
38
 36  || BLK1 -> 400000 - 7FFFFF (S0 = 1, S1 = 0)
39
 37  |  BLK1 = (A23' & A22  & S1' & S0  & ME' & FE)
40
 38  || BLK2 -> 800000 - BFFFFF (S0 = 0, S1 = 1)
41
 39  |  BLK2 = (A23  & A22' & S1  & S0' & ME' & FE)
42
 40  || BLK3 -> C00000 - FFFFFF (S0 = 1, S1 = 1)
43
 41  |  BLK3 = (A23  & A22  & S1  & S0  & ME' & FE)
44
 42  || BK3F -> C00000 - FFFFFF (S0 = 1, S1 = 1) FLASH (FE=0, LST=1)
45
 43  |  BK3F = (A23  & A22  & S1  & S0  & ME  & FE' & LST)
46
 44  |  SLF  = (BK3F & A21  & A20  & A19')
47
 45  || --------------------------------------------------------
48
 46  ||
49
 47  || SELEZIONE RAM
50
 48  |  SLM  = (BLK0 # BLK1 # BLK2 # BLK3)
51
 49  |  SEL  = (SLF # SLM)
52
 50  |  CS0  = (SLM & A21' & A20' & A19' & PHI2)
53
 51  |  CS1  = (SLM & A21' & A20' & A19  & PHI2)
54
 52  |  CS2  = (SLM & A21' & A20  & A19' & PHI2)
55
 53  |  CS3  = (SLM & A21' & A20  & A19  & PHI2)
56
 54  |  CS4  = (SLM & A21  & A20' & A19' & PHI2)
57
 55  |  CS5  = (SLM & A21  & A20' & A19  & PHI2)
58
 
59
 
60
 58  |  G    = SEL
61
 59  |  CSF  = (SLF & PHI2)
62
 60  |  RD   = (SEL & PHI2 & RW)
63
 61  |  WRA  = (SEL & PHI2 & RW' & MW0)
64
 62  |  WRB  = (SEL & PHI0 & RW' & MW0')
65
 63  |  WR   = (WRA # WRB)
66
67
68
 
69
 
70
 
71
72
I202  5/30/13  2:54 pm  (Thursday)
73
 
74
 
75
OrCAD DEVICE FITTER  v2.01   12/09/94  (Source file .\PLD\#0056PAL.PLA)
76
77
78
 
79
RESOLVED EXPRESSIONS (Reduction 0)
80
 
81
 
82
 
83
 
84
                 142   A19' A20' A21' A22' A23  ME' PHI2  FE  S0' S1
85
 
86
                 144   A19' A20' A21' A22  A23  ME' PHI2  FE  S0  S1
87
 
88
CS1              132   A19  A20' A21' A22' A23' ME' PHI2  FE  S0' S1'
89
                 133   A19  A20' A21' A22' A23  ME' PHI2  FE  S0' S1
90
                 134   A19  A20' A21' A22  A23' ME' PHI2  FE  S0  S1'
91
                 135   A19  A20' A21' A22  A23  ME' PHI2  FE  S0  S1
92
 
93
CS2              121   A19' A20  A21' A22' A23' ME' PHI2  FE  S0' S1'
94
                 122   A19' A20  A21' A22' A23  ME' PHI2  FE  S0' S1
95
                 123   A19' A20  A21' A22  A23' ME' PHI2  FE  S0  S1'
96
                 124   A19' A20  A21' A22  A23  ME' PHI2  FE  S0  S1
97
 
98
CS3              108   A19  A20  A21' A22' A23' ME' PHI2  FE  S0' S1'
99
                 109   A19  A20  A21' A22' A23  ME' PHI2  FE  S0' S1
100
                 110   A19  A20  A21' A22  A23' ME' PHI2  FE  S0  S1'
101
                 111   A19  A20  A21' A22  A23  ME' PHI2  FE  S0  S1
102
 
103
CS4               44   A19' A20' A21  A22' A23' ME' PHI2  FE  S0' S1'
104
                  45   A19' A20' A21  A22' A23  ME' PHI2  FE  S0' S1
105
                  46   A19' A20' A21  A22  A23' ME' PHI2  FE  S0  S1'
106
                  47   A19' A20' A21  A22  A23  ME' PHI2  FE  S0  S1
107
 
108
CS5               31   A19  A20' A21  A22' A23' ME' PHI2  FE  S0' S1'
109
                  32   A19  A20' A21  A22' A23  ME' PHI2  FE  S0' S1
110
                  33   A19  A20' A21  A22  A23' ME' PHI2  FE  S0  S1'
111
                  34   A19  A20' A21  A22  A23  ME' PHI2  FE  S0  S1
112
 
113
CS6               20   A19' A20  A21  A22' A23' ME' PHI2  FE  S0' S1'
114
                  21   A19' A20  A21  A22' A23  ME' PHI2  FE  S0' S1
115
                  22   A19' A20  A21  A22  A23' ME' PHI2  FE  S0  S1'
116
                  23   A19' A20  A21  A22  A23  ME' PHI2  FE  S0  S1
117
 
118
CS7               11   A19  A20  A21  A22' A23' ME' PHI2  FE  S0' S1'
119
                  12   A19  A20  A21  A22' A23  ME' PHI2  FE  S0' S1
120
                  13   A19  A20  A21  A22  A23' ME' PHI2  FE  S0  S1'
121
                  14   A19  A20  A21  A22  A23  ME' PHI2  FE  S0  S1
122
 
123
G                 59   A19' A20  A21  A22  A23  ME  FE' S0  S1  LST
124
                  60   A22' A23' ME' FE  S0' S1'
125
                  61   A22' A23  ME' FE  S0' S1
126
                  62   A22  A23' ME' FE  S0  S1'
127
 
128
129
CSF                2   A19' A20  A21  A22  A23  ME  PHI2  FE' S0  S1  LST
130
131
RD                93   A19' A20  A21  A22  A23  RW  ME  PHI2  FE' S0  S1  LST
132
                  94   A22' A23' RW  ME' PHI2  FE  S0' S1'
133
 
134
                  96   A22  A23' RW  ME' PHI2  FE  S0  S1'
135
 
136

137
WR                76   A19' A20  A21  A22  A23  PHI0  RW' ME  FE' S0  S1  MW0'
138
                       LST
139
                  77   A19' A20  A21  A22  A23  RW' ME  PHI2  FE' S0  S1  MW0
140
                       LST
141
 
142
 
143
                  80   A22' A23  PHI0  RW' ME' FE  S0' S1  MW0'
144
                  81   A22' A23  RW' ME' PHI2  FE  S0' S1  MW0
145
                  82   A22  A23' PHI0  RW' ME' FE  S0  S1' MW0'
146
                  83   A22  A23' RW' ME' PHI2  FE  S0  S1' MW0
147
                  84   A22  A23  PHI0  RW' ME' FE  S0  S1  MW0'
148
                  85   A22  A23  RW' ME' PHI2  FE  S0  S1  MW0
149
150
151
152
SIGNAL ASSIGNMENT
153
                                      Rows
154
 Pin    Signal name   Column     --------------    Activity
155
 
156
 
157
 
158
 
159
  3.     A21             8        -    -    -        High
160
  4.     A22            12        -    -    -        High    (Clock)
161
  5.     A23            16        -    -    -        High
162
  6.     PHI0           20        -    -    -        High
163
 
164
  9.     ME             28        -    -    -        High
165
 10.     PHI2           32        -    -    -        High
166
 11.     FE             36        -    -    -        High
167
 12.     S0             40        -    -    -        High
168
 13.     S1             44        -    -    -        High
169
 14.     MW0            48        -    -    -        High
170
 15.     CS0            51      140    9    4        Low     (Registered)
171
 16.     CS1            47      131    9    4        Low     (Registered)
172
 17.     CS2            43      120   11    4        Low     (Registered)
173
 18.     CS3            39      107   13    4        Low     (Registered)
174
 19.     RD             35       92   15    5        Low     (Registered)
175
 20.     WR             31       75   17   10        Low     (Registered)
176
 22.     G              27       58   17    5        Low     (Registered)
177
 23.     CS4            23       43   15    4        Low     (Registered)
178
 24.     CS5            19       30   13    4        Low     (Registered)
179
 25.     CS6            15       19   11    4        Low     (Registered)
180
 26.     CS7            11       10    9    4        Low     (Registered)
181
 27.     CSF             7        1    9    1        Low     (Registered)
182
 28.     LST             2        -    -    -        High
183
 29.     -               -        0    1    0
184
 30.     -               -      149    1    0
185
                                    ---- ----
186
                                     150   53  (35%)
187
188
189
I200  No fatal errors found in source code (device phase).
190
I201  No warnings.
191
192
193
OrCAD DEVICE
194
 
195
 
196
QP28* QF7848* QV1024*
197
F0*
198
 
199
 
200
 
201
L0572 0111011101111011101111111111101101110111101110111111*
202
L0624 0111011101111011011111111111101101110111101101111111*
203
L0676 0111011101110111101111111111101101110111011110111111*
204
L0728 0111011101110111011111111111101101110111011101111111*
205
L0988 1111111111111111111111111111111111111111111111111111*
206
L1040 1011011101111011101111111111101101110111101110111111*
207
L1092 1011011101111011011111111111101101110111101101111111*
208
L1144 1011011101110111101111111111101101110111011110111111*
209
L1196 1011011101110111011111111111101101110111011101111111*
210
L1560 1111111111111111111111111111111111111111111111111111*
211
L1612 0111101101111011101111111111101101110111101110111111*
212
L1664 0111101101111011011111111111101101110111101101111111*
213
L1716 0111101101110111101111111111101101110111011110111111*
214
L1768 0111101101110111011111111111101101110111011101111111*
215
L2236 1111111111111111111111111111111111111111111111111111*
216
L2288 1011101101111011101111111111101101110111101110111111*
217
L2340 1011101101111011011111111111101101110111101101111111*
218
L2392 1011101101110111101111111111101101110111011110111111*
219
L2444 1011101101110111011111111111101101110111011101111111*
220
L3016 1111111111111111111111111111111111111111111111111111*
221
L3068 1001011101110111011111111111011111111011011101111111*
222
L3120 1111111111111011101111111111101111110111101110111111*
223
L3172 1111111111111011011111111111101111110111101101111111*
224
L3224 1111111111110111101111111111101111110111011110111111*
225
L3276 1111111111110111011111111111101111110111011101111111*
226
L3900 1111111111111111111111111111111111111111111111111111*
227
L3952 1001011101110111011101111011011111111011011101111011*
228
L4004 1001011101110111011111111011011101111011011101110111*
229
L4056 1111111111111011101101111011101111110111101110111011*
230
L4108 1111111111111011101111111011101101110111101110110111*
231
L4160 1111111111111011011101111011101111110111101101111011*
232
L4212 1111111111111011011111111011101101110111101101110111*
233
L4264 1111111111110111101101111011101111110111011110111011*
234
L4316 1111111111110111101111111011101101110111011110110111*
235
L4368 1111111111110111011101111011101111110111011101111011*
236
L4420 1111111111110111011111111011101101110111011101110111*
237
L4784 1111111111111111111111111111111111111111111111111111*
238
L4836 1001011101110111011111110111011101111011011101111111*
239
L4888 1111111111111011101111110111101101110111101110111111*
240
L4940 1111111111111011011111110111101101110111101101111111*
241
L4992 1111111111110111101111110111101101110111011110111111*
242
L5044 1111111111110111011111110111101101110111011101111111*
243
L5564 1111111111111111111111111111111111111111111111111111*
244
L5616 0111011110111011101111111111101101110111101110111111*
245
L5668 0111011110111011011111111111101101110111101101111111*
246
L5720 0111011110110111101111111111101101110111011110111111*
247
L5772 0111011110110111011111111111101101110111011101111111*
248
L6240 1111111111111111111111111111111111111111111111111111*
249
L6292 1011011110111011101111111111101101110111101110111111*
250
L6344 1011011110111011011111111111101101110111101101111111*
251
L6396 1011011110110111101111111111101101110111011110111111*
252
L6448 1011011110110111011111111111101101110111011101111111*
253
L6812 1111111111111111111111111111111111111111111111111111*
254
L6864 0111101110111011101111111111101101110111101110111111*
255
L6916 0111101110111011011111111111101101110111101101111111*
256
L6968 0111101110110111101111111111101101110111011110111111*
257
L7020 0111101110110111011111111111101101110111011101111111*
258
 
259
L7332 1011101110111011101111111111101101110111101110111111*
260
L7384 1011101110111011011111111111101101110111101101111111*
261
L7436 1011101110110111101111111111101101110111011110111111*
262
L7488 1011101110110111011111111111101101110111011101111111*
263
L7800 000000000000111111111111111111111111111111111111*
264
C9169*
265
266
I202  5/30/13  2:55 pm  (Thursday)
267
I203  Memory usage 16K
268
I204  Elapsed time 1 second
269